Embedded Test and Repair 

 

Synopsys test and repair solutions offer comprehensive test coverage for all aspects of your large SoC design. The combination of the DesignWare® STAR Memory System for embedded memory test, diagnostics and repair and the DesignWare STAR Hierarchical System for hierarchical test of all IP and cores on an SoC enables designers to reduce integration time and improves test quality of results.

The STAR Memory System is a comprehensive, integrated test, repair and diagnostics solution that supports repairable or nonrepairable embedded memories across any foundry, process node or memory IP vendor. Its highly automated design implementation and diagnostic flow enables SoC designers to achieve quick design closure and significantly improve time-to-market and time-to-yield in volume production.

The STAR Hierarchical System is an automated hierarchical test solution for efficiently testing SoCs or designs using multiple IP/cores, including analog/mixed-signal IP, digital logic blocks and interface IP. It significantly reduces test integration time by automatically creating a hierarchical IEEE 1500 network to access and control all IP/cores at the SoC level, and increases test QoR, including optimizing test time and power through flexible test scheduling of IP and cores. The system’s highly automated DFT implementation and hierarchical IP- and core-level test enables engineering teams to cut their test integration time to a matter of days and bring their designs to market faster with lower design and test costs.

  • Products
 

 
The DesignWare STAR Memory System is a comprehensive, integrated test, repair and diagnostic solution that supports repairable and non-repairable embedded memories across any foundry or process node.


 
The DesignWare STAR Hierarchical System is an automated hierarchical test solution for efficiently testing SoCs, including analog/mixed-signal IP, digital logic blocks and interface IP.



NewsArticlesBlogsWhite PapersWebinarsVideosNewslettersCustomer Successes