2022-10-13 09:24:42
The Synopsys ARC® HS3x processors, which include the HS34, HS36 and HS38, are based on the highly-efficient ARCv2 instruction set architecture (ISA) and pipeline that deliver a high degree of performance efficiency and code density with minimal power and area for embedded applications. The ARC HS3x processors can be configured as dual core or quad core for maximum performance.
The HS34 processor is optimized for use in high-end embedded applications where real-time, deterministic response is desired, such as SSD controllers, baseband control, digital TV, home networking, automotive systems and smart appliances.
The HS36 processor has all the features of the HS34 and adds support for up to 64KB of instruction and data cache. The HS36 processors is ideally suited for high-performance embedded applications such as SSD controllers, networking, medical, and industrial & automotive systems.
The ARC HS38 processors is optimized for use in high-performance embedded applications running Linux. The processor has a full-featured Memory Management Unit (MMU) supporting a 40-bit physical address space and page sizes up to 16 megabytes (MBs), giving designers the ability to directly address a terabyte of memory with faster data access and higher system performance. It also supports SMP Linux, full Level 1 cache coherency and up to 8 MB of Level 2 cache.
To minimize system-level latency and increase overall system performance, the HS3x processors all support close coupled memories and direct mapping of peripherals, providing single-cycle access to other IP and memory blocks on the SoC. Native ARM® AMBA® AXI™ and AHB™ standard interfaces are configurable for 32-bit or 64-bit transactions to optimize throughput.
The ARC HS Family is supported by a robust ecosystem of software and hardware development tools, including the MetaWare Development Kit, a complete solution for developing, debugging, and optimizing embedded software on ARC processors, the MQX real-time operating system (RTOS) and a portfolio of third-party tools, operating systems and middleware from leading industry vendors through the ARC Access Program.
ARC HS3x Processors Block Diagram
Register for the ARC HS Processor Online Training
Synopsys ARC HS3x Processors Datasheet
Highlights
Licensable Options
Products
Downloads and Documentation
The FastMath Pack is a math processing accelerator for the ARC HS family | STARs |
Subscribe |
ARC HS34x2 dual-core version of HS34 for embedded real-time applications | STARs |
Subscribe |
ARC HS34x4 quad-core version of HS34 for real-time embedded applications | STARs |
Subscribe |
ARC HS34 32-bit processor core, ARC V2 ISA, for embedded applications | STARs |
Subscribe |
ARC HS36x2 dual-core version of HS36 with I and D cache for high-performance embedded applications | STARs |
Subscribe |
ARC HS36x4 quad-core version of HS36 with I and D cache for high-performance embedded applications | STARs |
Subscribe |
ARC HS36 32-bit processor core, ARC V2 ISA, for embedded applications | STARs |
Subscribe |
ARC HS38x2 dual-core 32-bit processor with MMU, ARCv2 ISA, for embedded Linux applications | STARs |
Subscribe |
ARC HS38x4 quad-core 32-bit processor with MMU, ARCv2 ISA, for embedded Linux applications | STARs |
Subscribe |
ARC HS38 32-bit processor with MMU, ARCv2 ISA, for embedded Linux applications | STARs |
Subscribe |
L2 cache option for multicore versions of ARC HS36 and HS38 processors | STARs |
Subscribe |
Description: |
ARC HS34 32-bit processor core, ARC V2 ISA, for embedded applications |
Name: |
dwc_arc_hs34_core |
Version: |
4.10a |
ECCN: |
3E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Application Notes ARC Processors Not Susceptible to Meltdown and Spectre Vulnerabilities ( PDF )
Manual RAM Replacement in ARC Cores ( PDF )
Databooks ARC HS APEX Databook (4.10a) ( PDF )
ARC Trace Databook (4.10a) ( PDF )
HAPS Reference Design Flow Databook (4.10a) ( PDF )
Datasheet Synopsys ARC HS3x Processors Datasheet ( PDF )
Reference Manuals ARCv2 FPGA Synthesis Flow (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x and 4x Processors (Public Edition) ( PDF )
User Guides ARC HS3x Implementation and Integration Guide (4.10a) ( PDF )
ARC HS3x Series Databook (4.10a) ( PDF )
ARC Synopsys ASIC Reference Design Flow User's Guide (4.10a) ( PDF )
|
Download: |
arc_hs_processor |
Product Code: |
7850-0 |
Description: |
ARC HS34x2 dual-core version of HS34 for embedded real-time applications |
Name: |
dwc_arc_hs34x2_core |
Version: |
4.10a |
ECCN: |
3E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Application Notes ARC Processors Not Susceptible to Meltdown and Spectre Vulnerabilities ( PDF )
Manual RAM Replacement in ARC Cores ( PDF )
Databooks ARC HS APEX Databook (4.10a) ( PDF )
ARC Trace Databook (4.10a) ( PDF )
HAPS Reference Design Flow Databook (4.10a) ( PDF )
Datasheet Synopsys ARC HS3x Processors Datasheet ( PDF )
Reference Manuals ARCv2 FPGA Synthesis Flow (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x and 4x Processors (Public Edition) ( PDF )
User Guides ARC HS3x Implementation and Integration Guide (4.10a) ( PDF )
ARC HS3x Series Databook (4.10a) ( PDF )
ARC Synopsys ASIC Reference Design Flow User's Guide (4.10a) ( PDF )
|
Download: |
arc_hs_processor |
Product Code: |
A279-0 |
Description: |
ARC HS34x4 quad-core version of HS34 for real-time embedded applications |
Name: |
dwc_arc_hs34x4_core |
Version: |
4.10a |
ECCN: |
3E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Application Notes ARC Processors Not Susceptible to Meltdown and Spectre Vulnerabilities ( PDF )
Manual RAM Replacement in ARC Cores ( PDF )
Databooks ARC HS APEX Databook (4.10a) ( PDF )
ARC Trace Databook (4.10a) ( PDF )
HAPS Reference Design Flow Databook (4.10a) ( PDF )
Datasheet Synopsys ARC HS3x Processors Datasheet ( PDF )
Reference Manuals ARCv2 FPGA Synthesis Flow (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x and 4x Processors (Public Edition) ( PDF )
User Guides ARC HS3x Implementation and Integration Guide (4.10a) ( PDF )
ARC HS3x Series Databook (4.10a) ( PDF )
ARC Synopsys ASIC Reference Design Flow User's Guide (4.10a) ( PDF )
|
Download: |
arc_hs_processor |
Product Code: |
A280-0 |
Description: |
ARC HS36 32-bit processor core, ARC V2 ISA, for embedded applications |
Name: |
dwc_arc_hs36_core |
Version: |
4.10a |
ECCN: |
3E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Application Notes ARC Processors Not Susceptible to Meltdown and Spectre Vulnerabilities ( PDF )
Manual RAM Replacement in ARC Cores ( PDF )
Databooks ARC HS APEX Databook (4.10a) ( PDF )
ARC Trace Databook (4.10a) ( PDF )
HAPS Reference Design Flow Databook (4.10a) ( PDF )
Datasheet Synopsys ARC HS3x Processors Datasheet ( PDF )
Reference Manuals ARCv2 FPGA Synthesis Flow (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x and 4x Processors (Public Edition) ( PDF )
User Guides ARC HS3x Implementation and Integration Guide (4.10a) ( PDF )
ARC HS3x Series Databook (4.10a) ( PDF )
ARC Synopsys ASIC Reference Design Flow User's Guide (4.10a) ( PDF )
|
Download: |
arc_hs_processor |
Product Code: |
7849-0 |
Description: |
ARC HS36x2 dual-core version of HS36 with I and D cache for high-performance embedded applications |
Name: |
dwc_arc_hs36x2_core |
Version: |
4.10a |
ECCN: |
3E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Application Notes ARC Processors Not Susceptible to Meltdown and Spectre Vulnerabilities ( PDF )
Manual RAM Replacement in ARC Cores ( PDF )
Databooks ARC HS APEX Databook (4.10a) ( PDF )
ARC Trace Databook (4.10a) ( PDF )
HAPS Reference Design Flow Databook (4.10a) ( PDF )
Datasheet Synopsys ARC HS3x Processors Datasheet ( PDF )
Reference Manuals ARCv2 FPGA Synthesis Flow (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x and 4x Processors (Public Edition) ( PDF )
User Guides ARC HS3x Implementation and Integration Guide (4.10a) ( PDF )
ARC HS3x Series Databook (4.10a) ( PDF )
ARC Synopsys ASIC Reference Design Flow User's Guide (4.10a) ( PDF )
|
Download: |
arc_hs_processor |
Product Code: |
A281-0 |
Description: |
ARC HS36x4 quad-core version of HS36 with I and D cache for high-performance embedded applications |
Name: |
dwc_arc_hs36x4_core |
Version: |
4.10a |
ECCN: |
3E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Application Notes ARC Processors Not Susceptible to Meltdown and Spectre Vulnerabilities ( PDF )
Manual RAM Replacement in ARC Cores ( PDF )
Databooks ARC HS APEX Databook (4.10a) ( PDF )
ARC Trace Databook (4.10a) ( PDF )
HAPS Reference Design Flow Databook (4.10a) ( PDF )
Datasheet Synopsys ARC HS3x Processors Datasheet ( PDF )
Reference Manuals ARCv2 FPGA Synthesis Flow (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x and 4x Processors (Public Edition) ( PDF )
User Guides ARC HS3x Implementation and Integration Guide (4.10a) ( PDF )
ARC HS3x Series Databook (4.10a) ( PDF )
ARC Synopsys ASIC Reference Design Flow User's Guide (4.10a) ( PDF )
|
Download: |
arc_hs_processor |
Product Code: |
A282-0 |
Description: |
ARC HS38 32-bit processor with MMU, ARCv2 ISA, for embedded Linux applications |
Name: |
dwc_arc_hs38_core |
Version: |
4.10a |
ECCN: |
3E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Application Notes ARC Processors Not Susceptible to Meltdown and Spectre Vulnerabilities ( PDF )
Manual RAM Replacement in ARC Cores ( PDF )
Databooks ARC HS APEX Databook (4.10a) ( PDF )
ARC Trace Databook (4.10a) ( PDF )
HAPS Reference Design Flow Databook (4.10a) ( PDF )
Datasheet Synopsys ARC HS3x Processors Datasheet ( PDF )
Reference Manuals ARCv2 FPGA Synthesis Flow (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x and 4x Processors (Public Edition) ( PDF )
Success Stories Starblaze Technology Achieves Volume Production of SSD Controller SoC With Synopsys IP Portfolio ( PDF )
新思科技与忆芯科技 忆芯科技采用新思科技的Synopsys IP系列实现SSD控制器的批量生产 ( PDF )
User Guides ARC HS3x Implementation and Integration Guide (4.10a) ( PDF )
ARC HS3x Series Databook (4.10a) ( PDF )
ARC Synopsys ASIC Reference Design Flow User's Guide (4.10a) ( PDF )
|
Download: |
arc_hs_processor |
Product Code: |
A603-0 |
Description: |
ARC HS38x2 dual-core 32-bit processor with MMU, ARCv2 ISA, for embedded Linux applications |
Name: |
dwc_arc_hs38x2_core |
Version: |
4.10a |
ECCN: |
3E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Application Notes ARC Processors Not Susceptible to Meltdown and Spectre Vulnerabilities ( PDF )
Manual RAM Replacement in ARC Cores ( PDF )
Databooks ARC HS APEX Databook (4.10a) ( PDF )
ARC Trace Databook (4.10a) ( PDF )
HAPS Reference Design Flow Databook (4.10a) ( PDF )
Datasheet Synopsys ARC HS3x Processors Datasheet ( PDF )
Reference Manuals ARCv2 FPGA Synthesis Flow (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x and 4x Processors (Public Edition) ( PDF )
Success Stories Starblaze Technology Achieves Volume Production of SSD Controller SoC With Synopsys IP Portfolio ( PDF )
新思科技与忆芯科技 忆芯科技采用新思科技的Synopsys IP系列实现SSD控制器的批量生产 ( PDF )
User Guides ARC HS3x Implementation and Integration Guide (4.10a) ( PDF )
ARC HS3x Series Databook (4.10a) ( PDF )
ARC Synopsys ASIC Reference Design Flow User's Guide (4.10a) ( PDF )
|
Download: |
arc_hs_processor |
Product Code: |
A604-0 |
Description: |
ARC HS38x4 quad-core 32-bit processor with MMU, ARCv2 ISA, for embedded Linux applications |
Name: |
dwc_arc_hs38x4_core |
Version: |
4.10a |
ECCN: |
3E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Application Notes ARC Processors Not Susceptible to Meltdown and Spectre Vulnerabilities ( PDF )
Manual RAM Replacement in ARC Cores ( PDF )
Databooks ARC HS APEX Databook (4.10a) ( PDF )
ARC Trace Databook (4.10a) ( PDF )
HAPS Reference Design Flow Databook (4.10a) ( PDF )
Datasheet Synopsys ARC HS3x Processors Datasheet ( PDF )
Reference Manuals ARCv2 FPGA Synthesis Flow (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x and 4x Processors (Public Edition) ( PDF )
Success Stories Starblaze Technology Achieves Volume Production of SSD Controller SoC With Synopsys IP Portfolio ( PDF )
新思科技与忆芯科技 忆芯科技采用新思科技的Synopsys IP系列实现SSD控制器的批量生产 ( PDF )
User Guides ARC HS3x Implementation and Integration Guide (4.10a) ( PDF )
ARC HS3x Series Databook (4.10a) ( PDF )
ARC Synopsys ASIC Reference Design Flow User's Guide (4.10a) ( PDF )
|
Download: |
arc_hs_processor |
Product Code: |
A605-0 |
Description: |
L2 cache option for multicore versions of ARC HS36 and HS38 processors |
Name: |
dwc_arc_hs_l2_cache |
Version: |
4.10a |
ECCN: |
3E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Databooks ARC HS4x Series Databook (4.10a) ( PDF )
ARC Trace Databook (4.10a) ( PDF )
HAPS Reference Design Flow Databook (4.10a) ( PDF )
Datasheet Synopsys ARC HS3x Processors Datasheet ( PDF )
Reference Manuals ARCv2 FPGA Synthesis Flow (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS4x Processors (4.10a) ( PDF )
User Guides ARC HS Implementation and Integration Guide (4.10a) ( PDF )
ARC Synopsys ASIC Reference Design Flow User's Guide (4.10a) ( PDF )
|
Download: |
arc_hs_processor |
Product Code: |
A805-0 |
Description: |
The FastMath Pack is a math processing accelerator for the ARC HS family |
Name: |
dwc_arc_fastmath_pack_for_hs |
Version: |
4.10a |
ECCN: |
3E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Application Notes Manual RAM Replacement in ARC Cores ( PDF )
Databooks ARC Trace Databook (4.10a) ( PDF )
HAPS Reference Design Flow Databook (4.10a) ( PDF )
Datasheets Synopsys ARC FastMath Pack for ARC HS Processors ( PDF )
Synopsys ARC HS3x Processors Datasheet ( PDF )
Reference Manuals ARCv2 FPGA Synthesis Flow (4.10a) ( PDF )
ARCv2 ISA Programmer's Reference Manual for ARC HS3x (4.10a) ( PDF )
User Guides ARC HS3x Implementation and Integration Guide (4.10a) ( PDF )
ARC HS3x Series Databook (4.10a) ( PDF )
ARC Synopsys ASIC Reference Design Flow User's Guide (4.10a) ( PDF )
|
Download: |
arc_hs_processor |
Product Code: |
B559-0 |